Hardware specific optimization on RTL description
dc.contributor.author | Abdulaziz Sultan Al-Mulhem | |
dc.date | 1994 | |
dc.date.accessioned | 2022-05-18T04:13:21Z | |
dc.date.available | 2022-05-18T04:13:21Z | |
dc.degree.department | College of Computer Science and Engineering | |
dc.degree.grantor | King Fahad for Petrolem University | |
dc.description.abstract | High-level Synthesis (HLS) refers to the process of translating a high-level specification of the behavior of a digital system into a structural design. The outcome is a netlist of Register Transfer Level (RTL) components, such as ALUs, registers, multiplexers and their interconnections. Because of its complexity, HLS is broken into several steps, where a subset of the overall problem is solved in each step. The steps move the source specification into a target specification, through several intermediate forms (IFs). Due to the ample code generated from BRPN, optimization techniques are exercised diligently on CRTL code. Unlike the traditional compilers optimization techniques used in HLS systems, hardware specific optimization techniques are applied. These techniques utilize hardware specific traits. The major contributions of this work are the introduction of the stack IF in HLS and the exploitation of the hardware specific features in optimizing RTL descriptions. | |
dc.identifier.other | 5404 | |
dc.identifier.uri | https://drepo.sdl.edu.sa/handle/20.500.14154/948 | |
dc.language.iso | en | |
dc.publisher | Saudi Digital Library | |
dc.thesis.level | Master | |
dc.thesis.source | King Fahad for Petrolem University | |
dc.title | Hardware specific optimization on RTL description | |
dc.type | Thesis |