Hardware specific optimization on RTL description

dc.contributor.authorAbdulaziz Sultan Al-Mulhem
dc.date1994
dc.date.accessioned2022-05-18T04:13:21Z
dc.date.available2022-05-18T04:13:21Z
dc.degree.departmentCollege of Computer Science and Engineering
dc.degree.grantorKing Fahad for Petrolem University
dc.description.abstractHigh-level Synthesis (HLS) refers to the process of translating a high-level specification of the behavior of a digital system into a structural design. The outcome is a netlist of Register Transfer Level (RTL) components, such as ALUs, registers, multiplexers and their interconnections. Because of its complexity, HLS is broken into several steps, where a subset of the overall problem is solved in each step. The steps move the source specification into a target specification, through several intermediate forms (IFs). Due to the ample code generated from BRPN, optimization techniques are exercised diligently on CRTL code. Unlike the traditional compilers optimization techniques used in HLS systems, hardware specific optimization techniques are applied. These techniques utilize hardware specific traits. The major contributions of this work are the introduction of the stack IF in HLS and the exploitation of the hardware specific features in optimizing RTL descriptions.
dc.identifier.other5404
dc.identifier.urihttps://drepo.sdl.edu.sa/handle/20.500.14154/948
dc.language.isoen
dc.publisherSaudi Digital Library
dc.thesis.levelMaster
dc.thesis.sourceKing Fahad for Petrolem University
dc.titleHardware specific optimization on RTL description
dc.typeThesis

Files

Copyright owned by the Saudi Digital Library (SDL) © 2025