VHDL/FPGA Based Floating-Point Matrix Processing IP Core
dc.contributor.advisor | Yiqun Zhu | |
dc.contributor.author | MOHAMMAD HATHAL MOHAMMAD ALAKLOBY | |
dc.date | 2019 | |
dc.date.accessioned | 2022-05-26T16:16:03Z | |
dc.date.available | 2022-05-26T16:16:03Z | |
dc.degree.department | هندسة حاسب | |
dc.degree.grantor | The university of Nottingham | |
dc.description.abstract | Nowadays, digital signal processing systems have been used in a lot of applications across multiple fields; especially those that require real-time and high-speed processing. These application systems commonly require matrix processing such as matrix addition and matrix multiplication. These calculations require special systems, namely FPGAs, which can process data in real-time, using high-speed devices. Therefore, this project aims to write and synthesis VHDL/FPGA designs of reconfigurable (up to 32 x 32) integer matrix addition, integer matrix multiplication, floating-point (double precision) matrix addition and floating-point (double precision) matrix multiplication as well as write their file input/output based VHDL test bench for the purpose of real-time and high-speed processing. | |
dc.identifier.uri | https://drepo.sdl.edu.sa/handle/20.500.14154/29205 | |
dc.language.iso | en | |
dc.title | VHDL/FPGA Based Floating-Point Matrix Processing IP Core | |
sdl.thesis.level | Master | |
sdl.thesis.source | SACM - United Kingdom |